# EECS 370 - Lecture 10

FSM and Single-Cycle Datapath



### Announcements

- P2
  - Two parts: part a is due Thu 2/16
- HW 3
  - Posted on website, due Mon 2/20
- Midterm exam Thu March 9, 7-9pm
  - More details soon
- Questions about symbol & relocation tables?
  - <a href="https://eecs370.github.io/#resources">https://eecs370.github.io/#resources</a>



## Reminder

• D-flip-flops will be the basis of storing bits in this class





### Finite State Machines

- Combine combinational logic and sequential logic
- Define a set of "states" that our machine will be in
- "Remember" what state we're in using flip-flops
- Calculate next-state and output logic using combinational logic

Note: This is very similar to Finite
State Autonoma (FSA) from 376, but
with a few differences (the input
never ends, and the FSM always
outputs something)



# Input and Output

- Inputs:
  - Coin trigger
  - Refund button
  - 10 drink selectors
  - 10 pressure sensors
    - Detect if there are still drinks left
- Outputs:
  - 10 drink release latches
  - Coin refund latch





FSM for Vending Machine



Is this a Mealy or Moore Machine?

This is Mealy: Mealy output is based on

current state AND input



## Implementing an FSM





## Implementing an FSM

- Let's see how cheap we can build this vending machine controller!
- <u>Jameco.com</u> sells electronic chips we can use
  - D-Flip-flops: \$3, includes several in one package
- For custom combinational circuits, would need to design and send to a fabrication facility
  - Thousands or millions of dollars!!
  - Alternative?





## Implementing Combinational Logic

#### If I have a truth table:

• I can either implement this using combinational logic:

$$A \longrightarrow C \longrightarrow C$$

- ...or I could literally just store the entire truth table in a memory and just "index" it by treating the input as a number!
  - Can be implemented cheaply using "Read Only Memories", or "ROMS"





### ROMs and PROMs

#### IC 28C256-15 EEPROM 256K-Bit CMOS Parallel



View larger image

Manufacturer: Major Brands
Manufacturer p/n: 28C256-15
HTS code: 8542320050
Data Sheet (current) [116 KB]
Data Sheet (current) [499 KB]
ST MICRO [62 KB]
Atmel [371 KB]
Atmel [67 KB]
Representative Datasheet, MFG may vary



- Read Only Memory (ROM)
  - Array of memory values that are constant
  - Non-volatile (doesn't need constant power to save values)
- Programmable Read Only Memory
  - Array of memory values that can be written exactly once
- Electronically Erasable PROM (EEPROM)
  - Can write to memory, deploy in field
  - Use special hardware to reset bits if need to update
- 256 KBs of EEPROM costs ~\$10 on Jameco
  - Much better then spending thousands on design costs unless we're gonna make tons of these



# 8-entry 4-bit ROM





# 8-entry 4-bit ROM





# 8-entry 4-bit ROM

<u>Poll:</u> What's the formula for size of ROM needed?





### Aside: Other Memories

- Static RAM (random access memory)
  - Built from sequential circuits
    - Takes 4-6 transistors to store 1 bit
    - Fast access (< 1 ns access possible)</li>
- Dynamic RAM
  - Built using a single transistor and a capacitor
    - 1's must be refreshed often to retain value
    - Slower access than static RAM
    - Much more dense layout than static RAM
- Both require constant power, or they will lose their data (i.e. are volatile)
- These will be used to build computer memory hierarchies (later in class)





# Implementing Combinational Logic

- Custom logic
  - Pros:
    - Can optimize the number of gates used
  - Cons:
    - Can be expensive / time consuming to make custom logic circuits
- Lookup table:
  - Pros:
    - Programmable ROMs (Read-Only Memories) are very cheap and can be programmed very quickly
  - Cons:
    - Size requirement grows exponentially with number of inputs (adding one just more bit doubles the storage requirements!)



## Controller Design So far





## ROM for Vending Machine

Size of ROM is (# of ROM entries \* size of each entry)

- # of ROM entries = 2<sup>input\_size</sup> = 2<sup>24</sup>
- Size of each entry = output size = 13 bits

We need 2<sup>24</sup> entry, 13 bit ROM memories

- · 218,103,808 bits of ROM (26 MB)
- Biggest ROM I could find on Jameco was 4 MB @ \$6
  - Need 7 of these at \$42??
- Let's see if we can do better



## Reducing the ROM needed

- Idea: let's do a hybrid between combinational logic and a lookup table
  - Use basic hardware (AND / OR) gates where we can, and a ROM for everything more complicated
  - AND / OR gates are mass producible & cheap!
    - ~\$0.15 each on Jameco

#### IC 74HC08 QUAD 2-INPUT POSITIVE AND GATE



Jameco Part no.: 45225 Manufacturer: Major Brands Manufacturer p/n: 74HC08 HTS code: 8542390000

Fairchild Semiconductors [83 KB ]
Data Sheet (current) [83 KB ]
Representative Datasheet, MFG may vary

\$0.49 ea

1,061 In Stock
More Available - 7 weeks

Qty

Add to cart

+ Add to my favorites

## Reducing the ROM needed

- Observation: overall logic doesn't really need to distinguish between which button was pressed
  - That's only relevant for choosing which latch is released, but overall logic is the same
- Replace 10 selector inputs and 10 pressure inputs with a single bit input (drink selected)
  - Use drink selection input to specify which drink release latch to activate
  - Only allow trigger if pressure sensor indicates that there is a bottle in that selection. (10 2-bit ANDs)



# Putting it all together





## Total cost of our controller

#### Now:

- 2 current state bits + 3 input bits (5 bit ROM address)
- 2 next state bits + 2 control trigger bits (4 bit memory)
- $2^5 \times 4 = 128 \text{ bit ROM}$ 
  - 1-millionth size of our 26 MB ROM

#### Total cost on Jameco:

|   | <b>-</b>                   | 444 |
|---|----------------------------|-----|
| • | AND/OR gates:              | \$5 |
| • | ROM to implement logic:    | \$3 |
| • | Flip-flops to store state: | \$3 |

- Total: \$11
- Could probably do a lot cheaper if we buy in bulk



## Can we design LC2K Processor as FSM?





## Single-Cycle Processor Design

- General-Purpose Processor Design
  - Fetch Instructions
  - Decode Instructions
    - Instructions are input to control ROM
  - ROM data controls movement of data
    - Incrementing PC, reading registers, ALU control
  - Clock drives it all
  - Single-cycle datapath: Each instruction completes in one clock cycle



#### **LC2K Datapath Implementation**



## Building Blocks for the LC2K



Here are the pieces, go build yourself a processor!



# Control Building Blocks (1)



Connect one of the inputs to OUT based on the value of select

```
If (! select)
OUT = IN1
Else
OUT = IN2
```



# Control Building Blocks (2)



Decoder activates one of the output lines based on the input

| IN   | OUT      |
|------|----------|
| 210  | 76543210 |
| 000  | 0000001  |
| 001  | 0000010  |
| 010  | 00000100 |
| 011  | 00001000 |
| etc. |          |

ROM stores preset data in each location

• Give address, get data.



# Compute Building Blocks (1)



Perform basic arithmetic functions

$$OUT = f(IN1, IN2)$$
$$EQ = (IN1 == IN2)$$

For LC2K:

f=0 is add f=1 is nor

For other processors, there are many more functions.

Just adds



# Compute Building Blocks (2)



Sign extend (SE) input by replicating the MSB to width of output

$$OUT(31:0) = SE(IN(15:0))$$

$$OUT(31:16) = IN(15)$$

$$OUT(15:0) = IN(15:0)$$

Useful when compute unit is wider than data



# State Building Blocks (1)



Small/fast memory to store temporary values

 $\mathbf{n}$  entries (LC2 = 8)

 $\mathbf{r}$  read ports (LC2 = 2)

 $\mathbf{w}$  write ports (LC2 = 1)

- \* Ri specifies register number to read
- \* W specifies register number to write
- \* D specifies data to write

Poll: How many bits are Ri and W in LC2K?



# State Building Blocks (2)



Slower storage structure to hold large amounts of stuff.

Use 2 memories for LC2K

- \* Instructions
- \* Data
- \* 65,536 total words



## Recap: LC2K Instruction Formats

• Tells you which bit positions mean what

• R type instructions (add '000', nor '001')

| unused | opcode | regA  | regB  | unused | destR |
|--------|--------|-------|-------|--------|-------|
| 31-25  | 24-22  | 21-19 | 18-16 | 15-3   | 2-0   |

• I type instructions (lw '010', sw '011', beq '100')

31-25

24-22

21-19

18-16

15-0

unused opcode regA regB offset



#### **LC2K Datapath Implementation**



#### **Executing an ADD Instruction**



#### **Executing an ADD Instruction on LC2K Datapath**



### **Next Time**

- Finish up single-cycle and talk about multi-cycle
- Lingering questions / feedback? I'll include an anonymous form at the end of every lecture: <a href="https://bit.ly/3oXr4Ah">https://bit.ly/3oXr4Ah</a>



## Executing a NOR Instruction

Poll: Which control bits need to be different from ADD?



## Executing NOR Instruction on LC2K



#### **Executing a LW Instruction**





#### **Executing a LW Instruction on LC2Kx Datapath**



#### **Executing a SW Instruction**



#### **Executing a SW Instruction on LC2Kx Datapath**

